Difference between revisions of "Using FPGA"

From ArmadeusWiki
Jump to: navigation, search
m (Using Armadeus FPGA)
(Design Tools)
Line 54: Line 54:
  
 
'''Xilinx'''
 
'''Xilinx'''
* [[ISE WebPack installation on Linux| ISE WebPack (Xilinx's free devt tool) installation]]
+
* [[ISE WebPack and Vivado]]
* [[Vivado installation on Linux]]
+
 
* [[How_to_make_a_VHDL_design_in_Ubuntu/Debian| How to setup the FPGA toolchain in Ubuntu/Debian]]
+
* [[How to simulate post synthesis and post place & route design with GHDL]]
+
 
'''Altera'''
 
'''Altera'''
 
* [[Quartus | Quartus Web edition (Altera's free devt tool)]]
 
* [[Quartus | Quartus Web edition (Altera's free devt tool)]]

Revision as of 17:42, 2 February 2016


Developing on the APF FPGA

FPGA Interfaces

APF9328

APF27

APF51

APF6_SP


Using Armadeus FPGA

Manage the FPGA from Armadeus distribution.

Make some examples

These examples give the basis to make VHDL design for FPGA.



Design Tools

Description of tools used to simulate, to synthesize, and to download/configure FGPA.

Xilinx

Altera


Automatize FPGA design making

Peripherals On Demand

For complex projects, POD should be used to simplify design.

Migen

With migen, it's possible to develop FPGA design in Python then generate Verilog for synthezis.

Chisel

With Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthezis.

VHDL

Verilog

Links

Some useful links.

Wishbone

Spartan

CycloneV