Difference between revisions of "Using FPGA"

From ArmadeusWiki
Jump to: navigation, search
(Chisel)
(Developing on the APF FPGA)
Line 69: Line 69:
 
For complex projects, POD should be used to simplify design.
 
For complex projects, POD should be used to simplify design.
  
==== [[Migen]] ====
 
  
With migen, it's possible to develop FPGA design in Python then generate Verilog for synthezis.
 
 
==== [[Chisel]] ====
 
With Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthezis. Armadeus system can help you to integrate a Chisel project on Armadeus board.
 
  
 
| width="50%" |
 
| width="50%" |
 +
 +
=== HDL ===
  
 
===VHDL ===
 
===VHDL ===
Line 90: Line 87:
 
* [http://iverilog.icarus.com/ Icarus] Famous open-source verilog simulator
 
* [http://iverilog.icarus.com/ Icarus] Famous open-source verilog simulator
 
* [https://symbiyosys.readthedocs.io/en/latest/ SymbiYosys] open-source Verilog formal verification
 
* [https://symbiyosys.readthedocs.io/en/latest/ SymbiYosys] open-source Verilog formal verification
 +
 +
=== Synthesizable Synchronous HDL ===
 +
==== [[Migen]] ====
 +
 +
With migen, it's possible to develop FPGA design in Python then generate Verilog for synthezis.
 +
 +
==== [[Chisel]] ====
 +
With Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthezis. Armadeus system can help you to integrate a Chisel project on Armadeus board.
  
 
|----------------
 
|----------------

Revision as of 12:03, 15 October 2018


Developing on the APF FPGA

FPGA Interfaces

Using Armadeus FPGA

Manage the FPGA from Armadeus distribution.

Make some examples

These examples give the basis to make VHDL design for FPGA.



Design Tools

Description of tools used to simulate, to synthesize, and to download/configure FGPA.

Xilinx

Altera

Lattice


Automatize FPGA design making

Peripherals On Demand

For complex projects, POD should be used to simplify design.


HDL

VHDL

Verilog

  • Verilator an High speed verilog simulator
  • Icarus Famous open-source verilog simulator
  • SymbiYosys open-source Verilog formal verification

Synthesizable Synchronous HDL

Migen

With migen, it's possible to develop FPGA design in Python then generate Verilog for synthezis.

Chisel

With Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthezis. Armadeus system can help you to integrate a Chisel project on Armadeus board.

Links

Some useful links.

Wishbone

Spartan

CycloneV

OpenSource