Difference between revisions of "IMX9328-Spartan3 interface description"
From ArmadeusWiki
(New page: {{Under_Construction}} This article describes the bus interface configuration to communicate between the i.MX9328 processor and the Spartan3 FPGA of the APF9328 board. == Default conf...) |
m |
||
Line 1: | Line 1: | ||
− | + | {{Under_Construction}} | |
Revision as of 11:02, 6 March 2012
Page under construction... Informations on this page are not guaranteed !!
This article describes the bus interface configuration to communicate between the i.MX9328 processor and the Spartan3 FPGA of the APF9328 board.
Default configuration on CS1n
CS1n is accessed via the address 0x1200 0000.
Clock
The clock used to clock the fpga is configured to 96 MHz.