Difference between revisions of "Using FPGA"
From ArmadeusWiki
(→FPGA Interfaces) |
(→FPGA Interfaces) |
||
Line 12: | Line 12: | ||
=== FPGA Interfaces === | === FPGA Interfaces === | ||
− | + | ====[[APF9328]]==== | |
− | + | * [[IMX9328-Spartan3 interface description]] | |
− | + | ====[[APF27]]==== | |
− | + | * [[IMX27-Spartan3A interface description]] | |
− | + | ==== [[APF51]] ==== | |
− | + | * [[IMX51-Spartan6 interface description]] | |
− | + | ==== [[APF6_SP]] ==== | |
+ | * [[IMX6-CycloneV interface description | IMX6-CycloneV interface description (PCIe)]] | ||
+ | * [[DDR3-CycloneV interface description | DDR3-CycloneV interface description]] | ||
+ | * [[APF6_SP hirose pinout | Pinout on apf6sp hirose connector]] | ||
Revision as of 14:15, 1 February 2016
Developing on the APF FPGA
FPGA InterfacesAPF9328APF27APF51APF6_SP
|
Using Armadeus FPGAManage the FPGA from Armadeus distribution.
|
Make some examplesThese examples give the basis to make VHDL design for FPGA.
|
Design ToolsDescription of tools used to simulate, to synthesize, and to download/configure FGPA. Xilinx
Altera
|
Automatize FPGA design makingPeripherals On DemandFor complex projects, POD should be used to simplify design. MigenWith migen, it's possible to develop FPGA design in Python then generate Verilog for synthezis. ChiselWith Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthezis. |
VHDL
Verilog |
LinksSome useful links. Wishbone Spartan CycloneV |