Difference between revisions of "Using FPGA"

From ArmadeusWiki
Jump to: navigation, search
(Automatize FPGA design making)
(Design Tools)
 
(4 intermediate revisions by the same user not shown)
Line 50: Line 50:
  
 
'''Altera'''
 
'''Altera'''
* [[Quartus | Quartus Web edition (Altera's free devt tool)]]
+
* [[Quartus | Quartus Prime (Altera/Intel's free devt tool)]]
 
* [[Modelsim-Altera | Install Modelsim-Altera (starter edition)]]
 
* [[Modelsim-Altera | Install Modelsim-Altera (starter edition)]]
  
Line 59: Line 59:
  
 
'''Microsemi'''
 
'''Microsemi'''
* [[Libero | Install Libero]]
+
* [http://www.fabienm.eu/flf/installing-libero-on-debian-9/ Install Libero]
  
 
|----------------
 
|----------------
Line 73: Line 73:
 
==== [[FuseSoC]] ====
 
==== [[FuseSoC]] ====
 
FuseSoC is a builder written in Python used to automatize FPGA constructions
 
FuseSoC is a builder written in Python used to automatize FPGA constructions
 +
 +
==== CactusII ====
 +
 +
[http://funbase.cs.tut.fi/ Graphical IDE] for managing FPGA/ASIC design with IPX-ACT standard.
  
 
| width="50%" |
 
| width="50%" |
Line 97: Line 101:
  
 
==== [[Chisel]] ====
 
==== [[Chisel]] ====
With Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthezis. Armadeus system can help you to integrate a Chisel project on Armadeus board.  
+
With Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthesis. Armadeus system can help you to integrate a Chisel project on Armadeus board.
 +
 
 +
==== [[SpinalHDL]] ====
 +
 
 +
[https://github.com/SpinalHDL/SpinalHDL Another HDL generator] (VHDL) written in Scala.
  
 
|----------------
 
|----------------

Latest revision as of 14:45, 12 November 2019


Developing on the APF FPGA

FPGA Interfaces

Using Armadeus FPGA

Manage the FPGA from Armadeus distribution.

Make some examples

These examples give the basis to make VHDL design for FPGA.



Design Tools

Description of tools used to simulate, to synthesize, and to download/configure FGPA.

Xilinx

Altera

Lattice

Microsemi

Automatize FPGA design making

Peripherals On Demand

For complex projects, POD should be used to simplify design.

FuseSoC

FuseSoC is a builder written in Python used to automatize FPGA constructions

CactusII

Graphical IDE for managing FPGA/ASIC design with IPX-ACT standard.

HDL

VHDL

Verilog

  • Verilator an High speed verilog simulator
  • Icarus Famous open-source verilog simulator
  • SymbiYosys open-source Verilog formal verification

Synthesizable Synchronous HDL

Migen

With migen, it's possible to develop FPGA design in Python then generate Verilog for synthezis.

Chisel

With Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthesis. Armadeus system can help you to integrate a Chisel project on Armadeus board.

SpinalHDL

Another HDL generator (VHDL) written in Scala.

Links

Some useful links.

Wishbone

Spartan

CycloneV

OpenSource