Difference between revisions of "Using FPGA"
(→Synthesizable Synchronous HDL) |
(→Design Tools) |
||
(2 intermediate revisions by the same user not shown) | |||
Line 50: | Line 50: | ||
'''Altera''' | '''Altera''' | ||
− | * [[Quartus | Quartus | + | * [[Quartus | Quartus Prime (Altera/Intel's free devt tool)]] |
* [[Modelsim-Altera | Install Modelsim-Altera (starter edition)]] | * [[Modelsim-Altera | Install Modelsim-Altera (starter edition)]] | ||
Line 73: | Line 73: | ||
==== [[FuseSoC]] ==== | ==== [[FuseSoC]] ==== | ||
FuseSoC is a builder written in Python used to automatize FPGA constructions | FuseSoC is a builder written in Python used to automatize FPGA constructions | ||
+ | |||
+ | ==== CactusII ==== | ||
+ | |||
+ | [http://funbase.cs.tut.fi/ Graphical IDE] for managing FPGA/ASIC design with IPX-ACT standard. | ||
| width="50%" | | | width="50%" | |
Latest revision as of 14:45, 12 November 2019
Developing on the APF FPGA
FPGA Interfaces
|
Using Armadeus FPGAManage the FPGA from Armadeus distribution.
|
Make some examplesThese examples give the basis to make VHDL design for FPGA.
|
Design ToolsDescription of tools used to simulate, to synthesize, and to download/configure FGPA. Xilinx Altera Lattice Microsemi |
Automatize FPGA design makingPeripherals On DemandFor complex projects, POD should be used to simplify design. FuseSoCFuseSoC is a builder written in Python used to automatize FPGA constructions CactusIIGraphical IDE for managing FPGA/ASIC design with IPX-ACT standard. |
HDLVHDL
Verilog
Synthesizable Synchronous HDLMigenWith migen, it's possible to develop FPGA design in Python then generate Verilog for synthezis. ChiselWith Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthesis. Armadeus system can help you to integrate a Chisel project on Armadeus board. SpinalHDLAnother HDL generator (VHDL) written in Scala. |
LinksSome useful links. Wishbone Spartan CycloneV OpenSource |
|